# MS Project Report

Joseph Luciano

# Introduction

The *cocotb* library provides a Python interface to an RTL simulator (Icarus, GHDL, VCS, ModelSim, etc.) to drive and monitor signals. The library offers many features to assist in the test bench construction and verification process, much like the features used in the Universal Verification Methodology (UVM) for System Verilog. According to the docs, "cocotb is a Coroutine based COsimulation TestBench environment for verifying VHDL and systemVerilog RTL using Python." Alternatively, one could say that cocotb is an RTL simulator plugin with a Python library for writing logic to verify your designs. cocotb offers an alternative to traditional hardware verification involving UVM/OVM, or any test bench written in VHDL or Verilog code.

Python is an interpreted, object-oriented, high-level programming language that has an enormous community that constantly generates new libraries and capabilities that can be used to enhance a traditional test bench. Python can also manipulate data in ways a hardware language simply cannot (although System Verilog offers some functionality here). For example, the Python library *Matplotlib* can be imported to help visualize data collected during simulation. Alternatively, signals can be packetized and manipulated with *Scapy* rather than writing all the packetization code in a UVM/OVM setting. For more advanced techniques, a machine learning library such as *TensorFlow* could be imported and used to train a model on signals observed in the simulator.

Python is already an extremely popular programming language that is growing in popularity throughout the technology industry. As of early 2020, 44.1% of developers use Python (even at companies that perform hardware verification such as Intel, AMD, Nvidia, etc). However, Computer Engineering students at Binghamton are only exposed to MATLAB, C, and VHDL/Verilog with little experience in a Shell terminal. *cocotb* offers students an opportunity to gain experience with one of the most popular programming languages while learning hardware verification techniques. *cocotb* could grow into a widely adopted tool across the verification industry given the growing community and rapid development from a number of contributors.

This paper will first explain how to setup and prepare *cocotb* for use in a Linux environment. Next, the Capabilities section will discuss what is possible with *cocotb* while showing code snippets to demonstrate the concepts in action. A full adder will be tested before simulating an ARM processor to produce insightful charts. Advanced techniques for large and complex designs will also be discussed before making final remarks.

#### Motivation

This past summer I got experience working with an extremely large codebase. Within it were at least a dozen different programming languages all interacting with and utilizing each other to

perform impressive tasks. I found this incredibly insightful, and it inspired me to begin exploring new programming languages and building programs on my own. I believe experience with *cocotb* could offer a similar insight to students by observing their Python code drive signals into the simulation of their VHDL or Verilog code. I see using *cocotb* as a great opportunity to demonstrate fundamental hardware and software development concepts.

### Installation and Setup

cocotb has an installation and quick start guide: https://docs.cocotb.org/en/stable/install.html

I installed *cocotb* on a Linux Debian virtual machine using VirtualBox. This was after unsuccessfully attempting to set it up on my Windows Desktop. The installation and setup can be accomplished by running the following two commands in a Linux terminal:

- sudo apt-get install make gcc g++ python3 python3-dev python3-pip
- pip install cocotb

Since I was interested in testing VHDL code, I needed to download a VHDL simulator and waveform viewer; I chose GHDL and GTKWave. I installed GHDL and GTKWave with the following command:

• sudo apt-get install ghdl gtkwave

Once *cocotb* was installed, I downloaded the GitHub files which can be stored anywhere on the Linux machine. The repository contains a lot of helpful examples to begin understanding the best practices to follow when writing new code. To run an example, first navigate within the repository's directory (ie. 'cocotb-1.3.2' or 'cocotb-master') and go to '/examples/dff/tests/'. Second, run the make command in the collocated terminal to run a simulation and test of a flip flop module. This will not run if you do not already have the default simulator (Icarus Verilog) installed. To run the VHDL example code with the GHDL simulator, run the following command:

• make TOPLEVEL LANG=vhdl SIM=ghdl

When making a new Makefile, the default language and simulator can be specified. Later examples will show how this can be done. The *cocotb* repository and more can be found at: <a href="https://github.com/cocotb/cocotb">https://github.com/cocotb/cocotb</a>

Before writing my own code, I installed PyCharm for my IDE. PyCharm integrates a wide range of tools to assist you when writing your code. However, it will primarily help with writing Python code rather than the Makefile or VHDL/Verilog. You can find the installation guide here: <a href="https://www.jetbrains.com/help/pycharm/installation-guide.html#standalone">https://www.jetbrains.com/help/pycharm/installation-guide.html#standalone</a>. Alternatively, you could use Visual Studio Code which offers a similar experience: <a href="https://code.visualstudio.com/docs/setup/linux">https://code.visualstudio.com/docs/setup/linux</a>

To get a rudimentary education on *cocotb*, I watched a series of videos by *cocotb* contributors. I found this content very insightful, and some presentations offer a great introduction to general verification topics. These videos do a great job providing examples that highlight the key

features that any new *cocotb* user would need to know. Additional *cocotb* resources can be found at: https://github.com/cocotb/cocotb/wiki/Further-Resources.

# Capabilities

A *cocotb* test can be as basic as assigning a value to a signal, waiting for the signal to propagate, and observing the result. In more advanced applications, *cocotb* can generate hundreds of tests with a 'TestFactory' and verify the results with a 'Scoreboard'. This section will first cover some of the basic *cocotb* capabilities such as making assignments to the design under test (dut), raising test failures, and logging relevant information. Second, a walkthrough of coroutines, third party libraries, and a class-based test bench will be given. Lastly, advanced capabilities such as TestFactory and Scoreboard will be presented.

### Basic - Testing a Full Adder with cocotb

The first example will show how a *cocotb* testbench can be created and run. A full adder module design will be tested to demonstrate basic Python and *cocotb* features as well as the results of the simulation and *cocotb* tests. Please refer to **Appendix A – Full Adder Code** for the final code.

# Full Adder File Structure and Default Terminal Output

Once *cocotb* is installed, a test can be run with as little as 3 files:

- 1. Makefile sets the configuration of the *cocotb* tests such as the language and simulator
- 2. module.vhd the hardware description file(s) of the dut
- 3. module\_cocotb.py the 'cocotb file' that directs the simulator and produces results

```
# Specify the current working directory (CWD)

CWD=$(shell pwd)

# Set the default hardware description language and simulator

TOPLEVEL_LANG ?=vhdl

SIM ?= ghdl

# Communicate what hdl files cocotb should be using

VHDL_SOURCES =$(CWD)/full_adder.vhd

# Establishes the name of the top level dut and the cocotb module file

TOPLEVEL = full_adder

MODULE := $(TOPLEVEL)_cocotb

# Tells the simulator to produce a waveform as well

SIM_ARGS += --vcd=waveform.vcd

# Includes the default Makefile defined within cocotb

include $(shell cocotb-config --makefiles)/Makefile.sim
```

Figure 1: Full Adder Makefile

Figure 1: Full Adder Makefile above displays the bare minimum that should be included in a Makefile (the waveform is not required but is usually generated in all test runs). Additional Makefile logic can be performed such as selecting the simulator or source files based on the chosen language. Other information can be communicated with *cocotb* to generate the desired

outputs or simulate under the proper conditions. For example, additional arguments can be passed to the simulator to overrun the default settings. For the purposes of this demonstration no more is required than:

- Specifying the hardware description language (HDL) and compatible simulator
- Pointing to the HDL source files
- Naming the top-level entity and the module (TOPLEVEL and the source file must match)
- Including the default simulation Makefile provided with *cocotb*

Figure 2: Full Adder Source File

Figure 2: Full Adder Source File above displays a basic full adder module written in VHDL.

Figure 3: Full Adder cocotb Test

Figure 3: Full Adder cocotb Test above demonstrates both features of Python and *cocotb*. The Python features include:

- Importing packages, modules, and submodules from the *cocotb* libraries
- Defining a function with a decorator (the @cocotb.test() decorator is exclusive to *cocotb*)
- Utilizing the yield and raise statements

Line 1 imports the *cocotb* package which contains default modules that enable the file to be recognized by *cocotb* when running the Makefile. Lines 2 and 3 import the 'Timer' and 'TestSuccess' functions from *cocotb*'s 'triggers' and 'result' submodules. Triggers are tasks that control when the execution of the current coroutine will continue. An 'await' or 'yield' statement

will stop execution of the current coroutine, and the completion of the trigger (such as a timer or clock edge) will resume execution. Results end the simulation and can return debug information in the case of an error. For more on tasks and coroutines in Python, please reference: <a href="https://docs.python.org/3/library/asyncio-task.html">https://docs.python.org/3/library/asyncio-task.html</a>.

Line 5 uses a test decorator to signify the function definition on line 6 as a test. In Python, decorators are functions that can be used to add functionality to other functions. For example, a function that returns a string could be decorated with a function that takes that string and capitalizes the first letter before returning the result. *cocotb* uses decorators to identify the tests, coroutines, and other functions that are tied to the simulation.

Line 6 defines the 'full\_adder\_test' function which takes the 'dut' parameter. Since this function is decorated as a *cocotb* test, a 'dut' object of the top-level module will be passed into it. In this case, the full adder component is the top-level module. The 'dut' object allows each submodule and signal of the top-level component to be accessed in addition to other functionality such as logging. Line 8 accesses the dut objects Logger with '\_log'. The string within 'info' will be displayed in the terminal debug when the simulation is run.

Lines 7 and 9 utilize Python's 'yield' and 'raise' keywords. A yield keyword suspends operation until the code to the right of it finishes running. However, a yield statement can be used for much more than what is shown in this example. *cocotb* now recommends using the 'await' keyword rather than the 'yield' keyword. In this case, the *cocotb* timer waits until 1 nanosecond passes in the simulation which delays the Python code so that signals may propagate within the simulator before performing another read or write. The raise keyword is used to raise exceptions; *cocotb* implements its own set of exceptions in the 'results' submodule to accommodate full testbench functionality. 'TestFailure' is another function from the results submodule that stops the simulation and returns debug information.



Figure 4: Full Adder Test Output

Figure 4: Full Adder Test Output above displays the output when running the code shown in the 3 previous figures. All the content is controlled by *cocotb* except for the line with 'This will show up in the terminal', which was manually logged in the Python test that was written above in Figure 3: Full Adder cocotb Test. With more tests and debug information, the terminal window can quickly grow and obscure relevant information.

### Full Adder Bug Testing

The previous example does not drive any signals or monitor the outputs. Therefore, not verifying the operation of the VHDL component. However, before testing the component, there should be an error to find. Figure 5: Full Adder Source File with Error below shows a modification to line 12 that will lead to errors.

Figure 5: Full Adder Source File with Error

A single bit full adder has 3 inputs (a, b, carry\_in), each with 2 possible values (0, 1) yielding 8 possible combinations. A testbench could contain 8 different tests, each driving the unique set of signals to the DUT. Due to the small scope of the full adder, it is possible to comprehensively test the component in this way. However, a more complex module would require other verification techniques to ensure the design meets the specifications.

Figure 6: Full Adder cocotb Test with Error

Figure 6: Full Adder cocotb Test with Error, only shows the 1 of 8 tests that would expose the error. Note that only 'TestFailure' is imported on line 3. Signal a is assigned '1' while signals b and carry\_in are assigned a '0'. The '<=' operator converts the number to the right of it to a binary string before assigning it to the signal. Signal <= 5 is equivalent to Signal =

BinaryValue ("5"). The '<=' operator would not be necessary in this case since only 1-bit signals are assigned, but it is best practice to avoid conversion errors that the compiler may miss. Lastly, every signal is logged before the test completes; thorough logging is not the best practice, but done in this example so that every piece of information can be seen from the terminal. Lastly, the if statement on line 23 requires that the 'value' attribute of the 'dut.sum' and 'dut.carry\_out' be used to compare the signals. 'dut' and its internal signals are all class objects of:

```
- <class 'cocotb.handle.ModifiableObject'>
```

You can log the values of this object without calling the value attribute, but the value attribute is necessary to compare the signal to an integer. If the signal values are not as expected, a 'TestFailure' is raised, and debug info is printed. The empty brackets on line 25 are populated by the comma separated values in the 'format' method, a feature of Python.

```
Running on UNKNOWN version UNKNOWN
Running tests with cocotb v1.4.0 from /home/joe/.local/lib/python3.7/site-packages/cocotb
Seeding Python random module with 1620413047
Found test full_adder_cocotb.full_adder_test
Uning test | Test
```

Figure 7: Full Adder Test Output with Error

Figure 7: Full Adder Test Output with Error displays the terminal output from running this test. With only input signal 'a' having a value of '1', the 'sum' signal should be '1' and the 'carry\_out' signal should be '0'. The if statement caught this error and displayed the debug information correctly. The error stems from changing '(a and carry\_in)' on line 12 of Figure 2: Full Adder Source File to '(a or carry\_in)' on line 12 of Figure 5: Full Adder Source File with Error. Changing the source code back to the correct version results in the output seen below in Figure 8: Full Adder Test Output without Error.

Figure 8: Full Adder Test Output without Error

### Intermediate – Creating an ARM Test Bench

Python permits data manipulation and object-oriented programming (OOP) techniques to process information and structure your code. OOP enables the programmer to create reusable and understandable code by defining classes that can contain scoped variables and methods (functions that are inside a class). *cocotb* typically takes advantage of OOP by creating a testbench class for the things that need to be done in each test. The testbench class can initialize a set of conditions that would normally have to be done with several lines of code in each test. The testbench class also encapsulates methods that will have direct access to the class variables; replacing the need to pass in arguments to a function.

cocotb can be used to drive simple and complex signals into the simulation while monitoring the output. This section will demonstrate more cocotb features while creating a test bench class for the dut. The example dut is an ARM processor with a full test program uploaded to instruction memory. The test program will run, and signal data will be extracted by accessing the submodule hierarchy within the dut. The test bench will drive the appropriate signals to track the number of writes to each register and a similar process will count the number of uses for each instruction bit before plotting the data with a Python library called Matplotlib.

Please refer to **Appendix B** – **ARM Processor Code** for the code to run this example. The Makefile, program.txt, and arm\_cocotb.py files should be in the top-level directory with all of the VHDL files in a subdirectory called 'hdl'. The naming conventions must match the contents of the Makefile; any modifications to the file names or locations needs to be reflected in the Makefile.

The architecture of the ARM processor can be seen below in Figure 9: ARM Processor Diagram.



Figure 9: ARM Processor Diagram

Note that the ARM processor has 'Instr / Data Memory' as well as a 'Register File'. The following example will count each time a new value is written to the 'Register File' (regfile for short) and count the times each instruction bit is used by accessing 'Instr / Data Memory'.

First, the necessary libraries and functions need to be imported. In Figure 10: ARM cocotb Class below, lines 1 to 4 import Clock and RisingEdge definitions since the ARM processor operates on a clock signal. Matplotlib's pyplot will be used to make 2 figures at the end of the test run.

Figure 10: ARM cocotb Class

Figure 10: ARM cocotb Class above displays the class structure used to collect the necessary data from the dut. Line 7 declares an ArmTestBench class that will have the dut object passed into it. Lines 9 to 18 define the test bench's initialization process: arrays for the data are allocated, pointers to the memory units are created, and the dut clock and enable signal are set. Lines 14 and 15 access submodules of the dut through the names given to them in the VHDL source files. The top-level ARM module instantiates a Datapath component as 'inst\_datapath'. The Datapath component instantiates the data memory and register file as 'inst\_data\_memory' and 'i\_register\_file', respectively. These names are not the names of the VHDL source files, but the assigned names which can be seen below in Figure 11: GTKWave Hierarchy.



Figure 11: GTKWave Hierarchy

Line 17, of Figure 10: ARM cocotb Class, forks a coroutine called Clock that assigns an oscillating clock signal to the dut's clk signal. The 'fork' method causes the process to run concurrently with the simulation and the current test script. If the coroutine should stop the execution of the Python code (not run concurrently), the coroutine definition should be prefixed with the 'async' keyword. The 'Clock' coroutine runs in tangent with everything else (not asynchrynous). 'self' is a Python convention that points to the object encapsulating that piece of code.

Lines 20 to 34, of Figure 10: ARM cocotb Class, define two coroutines that can capture the desired data during simulation. All functions or methods that depend on the simulation time should be prefixed with the @cocotb.coroutine decorator. Coroutines are called from within another coroutine, or a function prefixed with @cocotb.test(). Line 21 defines the log\_regfile\_usage method of the ArmTestBench class; the method waits for the rising edge of the regfile's write enable signal before recording the current register. The moment 'we3' goes high, the method increments the element that is indexed by the current write address 'a3'. If 'a3' equals 0110 when 'we3' goes high, then the sixth element of the regfile\_writes[] array will be incremented. The 'a3' signal is converted to an integer type because arrays must be indexed with an integer.

Line 27 defines the <code>log\_instr\_bit\_usage</code> method that accepts a <code>num\_of\_instructions</code> argument. The argument controls the total number of instructions used when computing the times each instruction bit was used. Line 28 creates a for loop with <code>instr\_index</code> that goes from 0 to <code>num\_of\_instructions - 1</code>. The 'a2' address port is assigned <code>instr\_index</code> before waiting until the next rising edge of the clock. The current instruction number is printed to the terminal. Line 32 begins a for loop that goes through each of the 32 bits in each instruction. Line 33 ensures that no 'U' values are counted as instructions. <code>self.mem.rd2.value[]</code> is an array

of binary value types so it can be indexed to isolate each bit by itself. Casting the binary value to a string allows the comparison to 'U'. *cocotb* supports 'X' and 'Z' values as well. As mentioned before, self provides direct access to the variables stored within the class. Line 34 then adds self.mem.rd2.value[bit\_index] to the respective element of self.mem\_bit\_counter[]. Each bit of the read port value is either 1 or 0 which can be added to the counting array element without the need for an if statement.

The testbench initiates the proper conditions and contains the functions needed to extract the data points of interest. Figure 12: ARM cocotb Test below displays the *cocotb* test that instantiates the testbench and calls its methods by forking them as a separate process before plotting the extracted data.

```
### decoords.test()

### decoords.test(dut):

### tb = ArmTestbench(dut)

### num_of_tracked_instructions = 80

### cocotb.fork(tb.log_regfile_usage())

### instr_tracker = cocotb.fork(tb.log_instr_bit_usage(num_of_tracked_instructions))

### yield instr_tracker.join()

### plt.bar(range(8), tb.regfile_writes)

### plt.title('Number of Times each Register in the Regfile was Written to')

### plt.ylabel('Register Number')

### plt.ylabel('Number of Register Writes')

### plt.show()

### plt.bar(range(32), tb.mem_bit_counter)

### plt.title('Bit Usage Breakdown of First {} Instructions'.format(num_of_tracked_instructions))

### plt.xlabel('Instruction Bit (0 is MSB)')

### plt.ylabel('Number of Bit Uses')

### plt.ylabel('Number of Bit Uses')
```

Figure 12: ARM cocotb Test

Line 39 creates a pointer, 'tb', to an object of the 'ArmTestbench' class before initializing a variable for the number of instructions to run. Line 42 forks the 'log\_regfile\_usage' method to run independently of the Python script. Line 43 creates a reference, 'instr\_tracker' to the forked 'log\_instr\_bit\_usage' coroutine. Line 44 waits for the 'instr\_tracker' coroutine to finish executing before continuing by yielding on the 'join' method. Since 'log\_instr\_bit\_usage' terminates, the forked coroutine will eventually end. But since 'log\_regfile\_usage' uses an infinite loop, joining on that process would produce an error. Once the coroutines have been executed, lines 46 to 56 use the pyplot library to plot the data. The syntax is very similar to making plots in MATLAB. The results can be seen below in Figure 13: Number of Regfile Writes and Figure 14: Usage of Each Instruction Bit. When the 'make' command is ran, the figures will pop up in separate windows.



Figure 13: Number of Regfile Writes



Figure 14: Usage of Each Instruction Bit

### Advanced – Endian Swapper with TestFactory and Scoreboard

This section will review the 'endian\_swapper' example from *cocotb* to highlight some advanced techniques to assist in hardware verification. This example is meant to present advanced techniques available in *cocotb*. This will not be an in-depth review but rather an overview with basic explanations of each section. A GitHub repository containing the code for this example can be found at: https://github.com/jlucian3/endian-swapper-code

An endian swapper transforms a little-endian packet into a big-endian packet, and vice versa. To generate the large amounts of data to test such a module, many libraries are imported below in Figure 15: Endian Swapper Libraries. Bit drivers and the Avalon interface offer a way to format the necessary data and supply it to the endian swapper. 'TestFactory' receives a series of parameters to generate several *cocotb* tests that will run during simulation. 'Scoreboard' compares the expected output to the actual output and keeps track of errors.

```
dendian_swapper.vhdl × test_endian_swapper.py × test_endian_swapper.py
```

Figure 15: Endian Swapper Libraries

The *cocotb* contributors have developed many different modules that can greatly reduce the work required to begin testing designs. Industry standard interfaces will have much more support than custom interfaces. UVM/OVM also offers libraries that assist in developing test benches with drivers, monitors, scoreboards, and more. However, a significant amount of UVM/OVM content lies within private companies that is not publicly available.

Figure 16: Endian Swapper Testbench

When testing a hardware design, a 'Driver' provides the input data that drives the dut functionality. Backpressure refers to another driver that sends a large amount of input data to observe the dut perform under high stress. A 'Monitor' extracts the relevant output data from the dut. A 'Scoreboard' compares the expected output (separately generated) to the output taken from a 'Monitor' to 'score' the design. Figure 16: Endian Swapper Testbench above shows how the previously discussed components can be initialized and connected to other components. Note that the testbench also creates a reset coroutine seen below in Figure 17: Endian Swapper Reset.

```
def reset(self, duration=10):
    self.dut._log.debug("Resetting DUT")
    self.dut.reset_n <= 0
    self.stream_in.bus.valid <= 0
    yield Timer(duration, units='ns')
    yield RisingEdge(self.dut.clk)
    self.dut.reset_n <= 1
    self.dut._log.debug("Out of reset")
</pre>
```

Figure 17: Endian Swapper Reset

```
endian_swapper.vhdl ×
                       🚜 test_endian_swapper.py
       @cocotb.coroutine
                   backpressure_inserter=None):
           cocotb.fork(Clock(dut.clk, 5, units='ns').start())
           tb = EndianSwapperTB(dut)
           yield tb.reset()
           if config_coroutine is not None:
               cocotb.fork(config_coroutine(tb.csr))
           if idle_inserter is not None:
              tb.stream_in.set_valid_generator(idle_inserter())
           1f backpressure_inserter is not None:
              tb.backpressure.start(backpressure_inserter())
           for transaction in data_in():
              dut._log.info("DUT correctly counted %d packets" % pkt_count.integer)
           raise tb.scoreboard.result
```

Figure 18: Endian Swapper run\_test Coroutine

The run\_test() coroutine, outlined above in Figure 18: Endian Swapper run\_test Coroutine, receives configuration arguments that dictate the configuration, idle, and backpressure. Additionally, the transactions are sent into the dut and basic errors are checked with relevant debug info. The scoreboard automatically begins from the testbench initialization, requiring the test to only return the results on line 150.

A run\_test() function is decorated as a coroutine because it should not directly be called during simulation. The function is passed into a test factory upon initialization, as seen below in Figure 19: Endian Swapper TestFactory Initialization. Once the 'TestFactory' settings have been established, the tests can be generated (32 in this case). Each test varies in time and the success depends on the results from the Scoreboard.

Figure 19: Endian Swapper TestFactory Initialization

Utilizing a prebuilt TestFactory and Scoreboard requires an understanding of their functionality but removes a significant amount of code. For a complex piece of hardware that transfers packets across an interface, the libraries used in this example can be very helpful. *Cocotb* currently supports ad9361, amba, Avalon, opb, and xgmii drivers, a collection of industry standard interfaces for both analog and digital applications. Please refer to the *cocotb* documentation to learn more.

### **Final Remarks**

The hardware verification industry primarily uses System Verilog along with UVM techniques to validate their designs. As an alternative, *cocotb* offers many features to verify a broad set of applications, especially in basic applications that do not deal with highly complex modules. Designs can be thoroughly tested while providing relevant debug information by manipulating the HDL simulation and processing the observed data. The developers of *cocotb* are quickly catching up to offer many of the features offered by other hardware verification tools.

The Python ecosystem greatly enhances the usefulness of simulation collateral. Beyond performing traditional verification, *cocotb* enables greater data manipulation, visualization, and processing than System Verilog. Plotting simulation data can reveal concerning trends that would otherwise require extensive work when done with OVM/UVM. Although not demonstrated here, a machine learning model could be integrated to generate tests that expose errors that would otherwise go unnoticed. The scope of such a project would be very large but can be more easily managed since all the code would be written in a common language. The Python language further extends the capabilities of *cocotb* to surpass traditional hardware verification tools.

# Additional Examples

The *cocotb* developers have been recently updating their examples as of May 2021. Most of the examples have been simplified in recent updates. The 'mixed\_signal' and 'matrix\_multiplier' examples highlight some interesting techniques and styles for writing tests. You can find the most recent examples at: <a href="https://github.com/cocotb/cocotb/tree/master/examples">https://github.com/cocotb/cocotb/tree/master/examples</a>

### Conclusion

cocotb integrates a powerful programming language and the ecosystem of libraries around it with reliable simulation tools to effectively verify new hardware designs in ways that cannot be achieved with traditional methods. The Universal Verification Methodology (UVM) brings automation tools to System Verilog; the current standard for most companies that perform validation. However, System Verilog and the UVM tools associated with it can be very verbose and difficult to learn. cocotb offers some of the same features, such as TestFactory and Scoreboard, but with a much simpler interface and a wide range of open-source tools. Using Python as the core language also ties cocotb's growth to the Python community and all its progress as well. cocotb continues to grow the community and add important features that developers want as industry leaders begin to explore its use cases. cocotb may never fully replace traditional verification tools, but it offers a powerful alternative that allows new Computer Engineers to begin building test benches with little experience; something that cannot always be said for System Verilog or VHDL.

# References

- 1. Liu, S. (2021, April 29). *Most used languages among software developers globally 2020*. Statista. https://www.statista.com/statistics/793628/worldwide-developer-survey-most-used-languages/.
- 2. Real Python. (2021, May 8). *Python import: Advanced Techniques and Tips*. Real Python. https://realpython.com/python-import/#:~:text=In%20Python%2C%20you%20use%20the,for%20structuring%20your%20code%20effectively.
- 3. *Decorators in Python*. DataCamp Community. (n.d.). https://www.datacamp.com/community/tutorials/decorators-python.
- 4. When to use yield instead of return in Python? GeeksforGeeks. (2019, December 6). https://www.geeksforgeeks.org/use-yield-keyword-instead-return-keyword-python/.
- 5. *Triggers*. Triggers cocotb 1.6.0.dev0+gec99a877.d20210503 documentation. (n.d.). https://docs.cocotb.org/en/stable/triggers.html.
- 6. Python raise Keyword. (n.d.). https://www.w3schools.com/python/ref\_keyword\_raise.asp.

# Appendix A – Full Adder Code

The following 3 files should be in the same directory. Navigate to this directory within a terminal and run the make command.

### Makefile

```
# Specify the current working directory (CWD)

CWD=$(shell pwd)

# Set the default hardware description language and simulator

TOPLEVEL_LANG ?=vhdl

SIM ?= ghdl

# Communicate what hdl files cocotb should be using

VHDL_SOURCES =$(CWD)/full_adder.vhd

# Establishes the name of the top level dut and the cocotb module file

TOPLEVEL = full_adder

MODULE := $(TOPLEVEL)_cocotb

# Tells the simulator to produce a waveform as well

SIM_ARGS += --vcd=waveform.vcd

# Includes the default Makefile defined within cocotb

include $(shell cocotb-config --makefiles)/Makefile.sim
```

# full adder.vhd

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;

entity Full_Adder is
    Port ( a, b, carry_in: in std_logic;
        sum, carry_out: out std_logic);
end Full_Adder;

architecture Behavioral of Full_Adder is
begin
    sum <= a xor b xor carry_in;
    carry_out <= (a and b) or (a and carry_in) or (b and carry_in);
end Behavioral;</pre>
```

# full\_adder\_cocotb.py

```
import cocotb
from cocotb.triggers import Timer
from cocotb.result import TestFailure
@cocotb.test()
def full_adder_test(dut):
   dut.a <= 1
   dut.b <= 0
   dut.carry_in <= 0</pre>
   yield Timer(10, units='ns')
   dut._log.info("__INPUTS__")
   dut._log.info("a: %d" % dut.a)
   dut._log.info("b: %d" % dut.b)
   dut._log.info("carry_in: %d" % dut.carry_in)
   dut._log.info("__OUTPUTS__")
   dut._log.info("sum: %d" % dut.sum)
   dut._log.info("carry_out: %d" % dut.carry_out)
   dut._log.info("=======END LOGGING========")
   if dut.sum.value != 1 or dut.carry_out.value != 0:
       raise TestFailure("Expected: sum=1 and carry_out=0 " +
                       "Observed: sum={} and carry_out={}".format(dut.sum, dut.carry_out))
```

# Appendix B – ARM Processor Code

The 'Makefile', 'arm\_cocotb.py', and 'program.txt' should be located in the top level directory. The following .vhd files should be located in a subdirectory named 'hdl'.

### Makefile

```
CWD=$(shell pwd)
TOPLEVEL_LANG ?=vhdl
SIM ?= ghdl
VHDL_SOURCES =$(CWD)/hd1/*.vhd
TOPLEVEL = arm
MODULE := $(TOPLEVEL)_cocotb
COCOTB_HDL_TIMEPRECISION=1us
CUSTOM_SIM_DEPS=$(CWD)/Makefile
ifeq ($(SIM),questa)
    SIM_ARGS=-t 1ps
endif
ifeq ($(SIM),$(filter $(SIM),ius xcelium))
   SIM_ARGS += -v93
endif
SIM_ARGS += --vcd=waveform.vcd
include $(shell cocotb-config --makefiles)/Makefile.sim
# list all required Python files here
sim: $(MODULE).py
```

### arm cocotb.py

```
import cocotb
from cocotb.clock import Clock
from cocotb.triggers import RisingEdge
import matplotlib.pyplot as plt

class ArmTestbench(object):
```

```
def __init__(self, dut, debug=False):
        self.mem_bit_counter = [0] * 32
        self.regfile_writes = [0] * 8  # Allocate 8 numbers for each reg in regfile
        self.dut = dut
        self.mem = dut.inst_datapath.instr_data_memory
        self.regfile = dut.inst_datapath.i_register_file
        cocotb.fork(Clock(signal=dut.clk, period=10, units='ns').start(start_high=False))
        self.dut.en_arm <= 1</pre>
    @cocotb.coroutine
   def log_regfile_usage(self):
            yield RisingEdge(self.regfile.we3)
            self.regfile_writes[self.regfile.a3.value.integer] += 1
    @cocotb.coroutine
    def log_instr_bit_usage(self, num_of_instructions):
        for instr_index in range(num_of_instructions):
            self.mem.a2 <= instr_index</pre>
            yield RisingEdge(self.dut.clk)
            self.dut._log.info(instr_index)
            for bit_index in range(32):
                if str(self.mem.rd2.value[bit_index]) != 'U':
                    self.mem_bit_counter[bit_index] += self.mem.rd2.value[bit_index]
@cocotb.test()
def basic_test(dut):
   tb = ArmTestbench(dut)
   num_of_tracked_instructions = 80
   cocotb.fork(tb.log_regfile_usage())
    instr_tracker = cocotb.fork(tb.log_instr_bit_usage(num_of_tracked_instructions))
   yield instr_tracker.join()
   plt.bar(range(8), tb.regfile_writes)
   plt.title('Number of Times each Register in the Regfile was Written to')
   plt.xlabel('Register Number')
   plt.ylabel('Number of Register Writes')
   plt.show()
   plt.bar(range(32), tb.mem_bit_counter)
```

```
plt.title('Bit Usage Breakdown of First {} Instructions'.format(num_of_tracked_instructions))
plt.xlabel('Instruction Bit (0 is MSB)')
plt.ylabel('Number of Bit Uses')
plt.show()
```

# hdl – Subdirectory ALU 2018.vhd

```
Binghamton University
 - Target Devices:
 - Description:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
   Port ( A : in STD_LOGIC_VECTOR (31 downto 0);
          B : in STD_LOGIC_VECTOR (31 downto 0);
             shifter_co : STD_LOGIC;
             ALUSrcB : in STD_LOGIC_VECTOR (2 downto 0); -- added for shifting
             ALUControl : in STD_LOGIC_VECTOR (2 downto 0);
          Result : out STD_LOGIC_VECTOR (31 downto 0);
          ALUFlags : out STD_LOGIC_VECTOR (3 downto 0));
end ALU;
architecture Behavioral of ALU is
   signal Asig : unsigned (31 downto 0);
```

```
signal Bsig : unsigned (31 downto 0);
signal notBsig : unsigned (31 downto 0);
signal Sum : unsigned (32 downto 0);
signal SumMux : unsigned (31 downto 0);
signal ResultSig : unsigned (31 downto 0);
signal CarryIn : unsigned (32 downto 0);
signal N, Z, C, V : std_logic;
Asig <= unsigned(A);</pre>
Bsig <= unsigned(B);</pre>
notBsig <= not Bsig;</pre>
-- Selects B for addition, not B for subtraction
SumMux <= Bsig when ALUControl(0) = '0' else notBsig;</pre>
CarryIn <= (0 => ALUControl(0), others => '0');
Sum <= resize(Asig, 33) + resize(SumMux, 33) + CarryIn;</pre>
-- Selects operation of the ALU
with ALUControl select
ResultSig <= Sum(31 downto 0) when "000" | "001", -- ADD, SUB, CMP
                 Asig and Bsig when "010",
                                   when "011",
                 Asig or Bsig
                 Asig xor Bsig
                                    when "110",
                                  when "100" | "101", -- MOV, MVN
                 Asig and notBsig when "111",
                 Sum(31 downto 0) when others;
-- 32-bit output of the ALU
Result <= std_logic_vector(ResultSig(31 downto 0));</pre>
N <= ResultSig(31);</pre>
Z <= '1' when ResultSig = 0 else '0';</pre>
C \le (Sum(32) \text{ and not } ALUControl(1) \text{ and not } ALUControl(2)) -- Carry for ADD/SUB
            or (shifter_co and ALUControl(2) and ALUSrcB(2) -- Carry for Shifter
                and not ALUSrcB(1) and not ALUSrcB(0));
V \leftarrow (ALUControl(0) \times (A(31) \times B(31))) and
```

```
(A(31) xor Sum(31)) and not ALUControl(1);

-- Output the flags
ALUFlags <= N & Z & C & V;
end Behavioral;</pre>
```

### ARM.vhd

```
Binghamton University
 - Create Date: 11/18/2017
 - Target Devices:
 - Description:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
 generic ( addr_size : positive := 9 );
 port(clk, reset, en_ARM: in STD_LOGIC;
        SWITCH : in STD_LOGIC_VECTOR(7 downto 0);
                  : out STD_LOGIC_VECTOR(7 downto 0);
      PCOut
      InstrOut : out STD_LOGIC_VECTOR(27 downto 20);
        ReadDataOut : out STD_LOGIC_VECTOR(7 downto 0)
end ARM;
architecture Behavioral of ARM is
   COMPONENT controller
```

```
clk : IN std_logic;
    reset : IN std_logic;
    en_ARM : IN std_logic;
    cond : IN std_logic_vector(3 downto 0);
    ALUFlags : IN std_logic_vector(3 downto 0);
    Op : IN std_logic_vector(1 downto 0);
    Funct : IN std_logic_vector(5 downto 0);
    Rd : IN std_logic_vector(3 downto 0);
    Instr: IN STD_LOGIC_VECTOR (11 downto 4);
    PCWrite : OUT std_logic;
    RegWrite : OUT std_logic;
    MemWrite : OUT std_logic;
    IRWrite : OUT std_logic;
    AdrSrc : OUT std_logic;
    ALUSrcA : OUT std_logic;
    decode_state : OUT std_logic;
    ResultSrc : OUT std_logic_vector(1 downto 0);
    ALUSrcB : OUT std_logic_vector(2 downto 0);
    ImmSrc : OUT std_logic_vector(1 downto 0);
    RegSrc : OUT std_logic_vector(1 downto 0);
    ALUControl : OUT std_logic_vector(2 downto 0)
END COMPONENT;
COMPONENT datapath
GENERIC ( addr_size : positive := 9 );
    clk : IN std_logic;
    reset : IN std_logic;
    en_ARM : IN std_logic;
    decode_state : IN std_logic;
    SWITCH : in STD_LOGIC_VECTOR(7 downto 0);
    RegSrc : IN std_logic_vector(1 downto 0);
    ImmSrc : IN std_logic_vector(1 downto 0);
    ResultSrc : IN std_logic_vector(1 downto 0);
    ALUSrcB : IN std_logic_vector(2 downto 0);
    ALUControl : IN std_logic_vector(2 downto 0);
    MemWrite : IN std_logic;
    IRWrite : IN std_logic;
    RegWrite : IN std_logic;
    ALUSrcA : IN std_logic;
    PCWrite : IN std_logic;
    AdrSrc : IN std_logic;
    ALUFlags : OUT std_logic_vector(3 downto 0);
  PCOut : out STD_LOGIC_VECTOR(7 downto 0);
```

```
InstrOut : out STD_LOGIC_VECTOR(31 downto 4);
        ReadDataOut : out STD_LOGIC_VECTOR(7 downto 0)
    END COMPONENT;
    signal ALUFlags : std_logic_vector(3 downto 0);
    signal RegSrc : std_logic_vector(1 downto 0);
    signal RegWrite : std_logic;
    signal ImmSrc : std_logic_vector(1 downto 0);
    signal ALUSrcA : std_logic;
    signal ALUSrcB : std_logic_vector(2 downto 0);
    signal ALUControl : std_logic_vector(2 downto 0);
    signal ResultSrc : std_logic_vector(1 downto 0);
    signal MemWriteSig : std_logic;
    signal PCWrite : std_logic;
   signal AdrSrc : std_logic;
    signal IRWrite : std_logic;
    signal Instr : std_logic_vector(31 downto 4);
    signal decode_state : std_logic;
begin
    InstrOut <= Instr(27 downto 20);</pre>
    Inst_controller: controller PORT MAP(
        clk => clk,
        reset => reset,
        en_ARM => en_ARM,
        cond => Instr(31 downto 28),
        ALUFlags => ALUFlags,
        Op => Instr(27 downto 26),
        Funct => Instr(25 downto 20),
        Rd => Instr(15 downto 12),
        Instr => Instr(11 downto 4),
        PCWrite => PCWrite,
        RegWrite => RegWrite,
        MemWrite => MemWriteSig,
        IRWrite => IRWrite,
        AdrSrc => AdrSrc,
        decode_state => decode_state,
        ALUSrcA => ALUSrcA,
        ResultSrc => ResultSrc,
```

```
ALUSrcB => ALUSrcB,
       ImmSrc => ImmSrc,
       RegSrc => RegSrc,
       ALUControl => ALUControl
   Inst_datapath: datapath
   GENERIC MAP (addr_size)
   PORT MAP(
       clk => clk,
       reset => reset,
       en_ARM => en_ARM,
       decode_state => decode_state,
       SWITCH => SWITCH,
       RegSrc => RegSrc,
       ImmSrc => ImmSrc,
       ResultSrc => ResultSrc,
       ALUSrcB => ALUSrcB,
       ALUControl => ALUControl,
       MemWrite => MemWriteSig,
       IRWrite => IRWrite,
       RegWrite => RegWrite,
       ALUSrcA => ALUSrcA,
       PCWrite => PCWrite,
       AdrSrc => AdrSrc,
       ALUFlags => ALUFlags,
       PCOut => PCOut,
       InstrOut => Instr,
       ReadDataOut => ReadDataOut
end Behavioral;
```

### Cond\_Logic.vhd

```
-- Company: Binghamton University
-- Engineer: Carl Betcher
--
-- Create Date: 22:32:43 11/16/2016
-- Design Name: ARM Processor Decoder
-- Module Name: Cond_Logic - Behavioral
-- Project Name: ARM Processor (Single Cycle)
-- Target Devices:
```

```
Description:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity Cond_Logic is
   Port ( clk, reset : in STD_LOGIC;
           Cond, ALUFlags : in STD_LOGIC_VECTOR (3 downto 0);
          FlagW : in STD_LOGIC_VECTOR (2 downto 0); -- expanded FlagW to 3 bits
          PCS, NextPC, RegW, MemW : in STD_LOGIC;
              NoWrite : in std_logic; -- added for CMP instruction
           PCWrite, RegWrite, MemWrite : out STD_LOGIC);
end Cond_Logic;
architecture Behavioral of Cond_Logic is
    signal FlagWrite : std_logic_vector(2 downto 0); -- expanded FlagWrite to 3 bits
    signal Flags : std_logic_vector(3 downto 0);
   signal CondEx, CondExReg : std_logic;
    signal N, Z, C, V : STD_LOGIC;
begin
   -- and possibly updates the Status Register (Flags(3:0))
   -- FlagW(2) = Enable setting of N and Z flags
   -- Flag@(0) = Enable setting of V flag
   FlagWrite <= FlagW AND (CondEx & CondEx & CondEx);</pre>
        if rising_edge(clk) then
           if reset = '1' then
```

```
Flags(3 downto 2) <= (others => '0');
         elsif FlagWrite(2) = '1' then
             Flags(3 downto 2) <= ALUFlags(3 downto 2);</pre>
         end if:
 end process;
     if rising_edge(clk) then
        if reset = '1' then
             Flags(1) <= '0';
         elsif FlagWrite(1) = '1' then
             Flags(1) <= ALUFlags(1);</pre>
end process;
     if rising_edge(clk) then
         if reset = '1' then
             Flags(0) <= '0';
        elsif FlagWrite(0) = '1' then
             Flags(0) <= ALUFlags(0);</pre>
         end if;
N \leftarrow Flags(3); Z \leftarrow Flags(2); C \leftarrow Flags(1); V \leftarrow Flags(0);
process(Cond, N, Z, C, V)
     case Cond is
         when "0000" => CondEx <= Z;
         when "0001" => CondEx <= not Z;
         when "0010" => CondEx <= C;
         when "0011" => CondEx <= not C;
         when "0100" => CondEx <= N;
         when "0101" => CondEx <= not N;
         when "0110" => CondEx <= V;
         when "0111" => CondEx <= not V;</pre>
         when "1000" => CondEx <= not Z and C;
         when "1001" => CondEx <= Z or not C;
         when "1010" => CondEx <= not (N xor V);
```

```
when "1011" => CondEx <= N xor V;
           when "1100" => CondEx <= not Z and not(N xor V);-- GT
           when "1101" => CondEx <= Z or (N xor V); -- LE
           when "1110" => CondEx <= '1';
           when others => CondEx <= '0';
       end case;
       if rising_edge(clk) then
           CondExReg <= CondEx;</pre>
       end if;
   -- Only allow the architectural state of the ARM processor to change
   PCWrite <= (PCS and CondExReg) or NextPC;
   RegWrite <= RegW and CondExReg</pre>
                                       and not NoWrite; -- added for CMP instruction
                                                                -- to not write back to the RF
   MemWrite <= MemW and CondExReg;</pre>
   PCWrite <= (PCS and CondEx) or NextPC;</pre>
  RegWrite <= RegW and CondEx
                                                                -- to not write back to the RF
end Behavioral;
```

### Controller.vhd

```
Description:
 - Additional Comments:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
 port(clk, reset, en_ARM: in STD_LOGIC;
             : in STD_LOGIC_VECTOR(3 downto 0);
      cond
      ALUFlags: in STD_LOGIC_VECTOR(3 downto 0);
             : in STD_LOGIC_VECTOR(1 downto 0);
        Funct : in STD_LOGIC_VECTOR(5 downto 0);
             : in STD_LOGIC_VECTOR(3 downto 0);
        Instr : in STD_LOGIC_VECTOR(11 downto 4);
      PCWrite, RegWrite, MemWrite, IRWrite, AdrSrc,
             ALUSrcA, decode_state : out STD_LOGIC;
      ResultSrc, ImmSrc, RegSrc : out STD_LOGIC_VECTOR(1 downto 0);
        ALUControl, ALUSrcB : out STD_LOGIC_VECTOR(2 downto 0)
architecture Behavioral of Controller is
   COMPONENT Decoder
    PORT ( Op : in STD_LOGIC_VECTOR (1 downto 0);
          Funct : in STD_LOGIC_VECTOR (5 downto 0);
          Rd : in STD_LOGIC_VECTOR (3 downto 0);
             Instr : in STD_LOGIC_VECTOR (11 downto 4);
          PCS, NextPC, RegW, MemW, decode_state : out STD_LOGIC;
             NoWrite : out std_logic; -- added for CMP instruction
          IRWrite, AdrSrc, ALUSrcA : out STD_LOGIC;
          ResultSrc, ImmSrc : out STD_LOGIC_VECTOR (1 downto 0);
             FlagW : out STD_LOGIC_VECTOR (2 downto 0); -- expanded FlagW to 3 bits
             RegSrc : out STD_LOGIC_VECTOR (1 downto 0);
             ALUControl, ALUSrcB : out STD_LOGIC_VECTOR (2 downto 0);
             clk, reset, en_ARM : in STD_LOGIC
   END COMPONENT;
   COMPONENT Cond_Logic
```

```
PORT ( clk, reset : in STD_LOGIC;
          Cond, ALUFlags : in STD_LOGIC_VECTOR (3 downto 0);
          FlagW : in STD_LOGIC_VECTOR (2 downto 0); -- expanded FlagW to 3 bits
          PCS, NextPC, RegW, MemW : in STD_LOGIC;
             NoWrite : in std_logic; -- added for CMP instruction
          PCWrite, RegWrite, MemWrite : out STD_LOGIC
    END COMPONENT;
    signal FlagW : std_logic_vector(2 downto 0); -- expanded FlagW to 3 bits
   signal NextPC : std_logic;
   signal PCS : std_logic;
    signal RegW : std_logic;
   signal MemW : std_logic;
    signal NoWrite : std_logic; -- added for CMP instruction
begin
    -- Instantiate the Decoder Function of the Controller
    i_Decoder: Decoder PORT MAP(
       Op =>
                     Οp,
       Funct =>
                     Funct,
       Rd =>
                     Rd,
       Instr =>
                     Instr,
       PCS =>
                     PCS,
       NextPC =>
                     NextPC,
       RegW =>
                     RegW,
       MemW =>
                     MemW,
       NoWrite =>
                     NoWrite,
       IRWrite =>
                     IRWrite,
       AdrSrc =>
                     AdrSrc,
       ALUSrcA =>
                     ALUSrcA,
       ResultSrc => ResultSrc,
       ALUSrcB =>
                     ALUSrcB,
       ImmSrc =>
                     ImmSrc,
       FlagW =>
                     FlagW,
       RegSrc =>
                     RegSrc,
       ALUControl => ALUControl,
       clk =>
       reset =>
                     reset,
       en_ARM =>
                     en_ARM,
       decode_state => decode_state
```

```
i_Cond_Logic: Cond_Logic PORT MAP(
       clk =>
       reset =>
                   reset,
       Cond =>
                       Cond,
       ALUFlags => ALUFlags,
       FlagW =>
                   FlagW,
       PCS =>
                   PCS,
       NextPC =>
                   NextPC,
       RegW =>
                       RegW,
       MemW =>
                       MemW,
       NoWrite => NoWrite,
       PCWrite => PCWrite,
       RegWrite => RegWrite,
       MemWrite => MemWrite
end Behavioral;
```

### debounce.vhd

```
-- Company: Binghamton University
-- Engineer: Carl Betcher
--
-- Create Date: 09/24/2014
-- Design Name:
-- Module Name: debounce - Behavioral
-- Project Name:
-- Target Devices:
-- Tool versions:
-- Description: A debounce circuit that waits a DELAY before accepting
-- the change in level of the input signal, thus filtering out
-- any instabilities of the signal level caused by switch bounce
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
-- Ibibrary IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use ieee.numeric_std.all;
```

```
Generic ( DELAY : integer := 640000 -- DELAY = 20 mS / clk_period
   Port ( clk : in STD_LOGIC;
              sig_in : in STD_LOGIC;
              sig_out : out STD_LOGIC
end debounce;
architecture Behavioral of debounce is
   type state_type is (S1, S2, S3, S4, S5);
   signal state, next_state : state_type;
   signal timer : unsigned(21 downto 0); -- delays up to 4,194,303
   signal ld_timer : std_logic;
   signal en_timer : std_logic;
   signal timer_eq_0 : std_logic;
begin
        if rising_edge(clk) then
           if ld_timer = '1' then
                timer <= to_unsigned(DELAY,timer'length);</pre>
            elsif en_timer = '1' then
                timer <= timer - 1;</pre>
                timer <= timer;</pre>
   process(timer)
        if timer = 0 then
           timer_eq_0 <= '1';
            timer_eq_0 <= '0';
   end process;
    process(clk)
      if rising_edge(clk) then
```

```
state <= next_state;</pre>
    process(state,sig_in,timer_eq_0)
        ld_timer <= '0';</pre>
        en_timer <= '0';</pre>
        sig_out <= '0';
        case(state) is
             when S1 =>
                 ld_timer <= '1';</pre>
                 if sig_in = '1' then next_state <= S2; else next_state <= S1; end if;</pre>
             when S2 =>
                 en_timer <= '1';</pre>
                 if sig_in = '0' then next_state <= S1;</pre>
                 elsif timer_eq_0 = '1' then next_state <= S3; else next_state <= S2; end if;</pre>
             when S3 =>
                 sig_out <= '1';
                 next_state <= S4;</pre>
             when S4 =>
                 ld_timer <= '1';</pre>
                 if sig_in = '0' then next_state <= S5; else next_state <= S4; end if;</pre>
             when S5 =>
                 en_timer <= '1';</pre>
                 if sig_in = '1' then next_state <= S4;</pre>
                 elsif timer_eq_0 = '1' then next_state <= S1; else next_state <= S5; end if;</pre>
end Behavioral;
```

### Decoder.vhd

```
-- Company: Binghamton University
-- Engineer(s): Carl Betcher
-- Create Date: 11/18/2017
-- Design Name: ARM Processor Decoder
-- Module Name: Decoder - Behavioral
-- Project Name: ARM Multi-Cycle Processor
-- Target Devices:
-- Tool versions:
```

```
Description:
 - Additional Comments:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
   Port ( Op : in STD_LOGIC_VECTOR (1 downto 0);
          Funct : in STD_LOGIC_VECTOR (5 downto 0);
               : in STD_LOGIC_VECTOR (3 downto 0);
             Instr : in STD_LOGIC_VECTOR (11 downto 4);
          PCS, NextPC, RegW, MemW, decode_state : out STD_LOGIC;
             NoWrite : out std_logic; -- added for CMP instruction
          IRWrite, AdrSrc, ALUSrcA : out STD_LOGIC;
          ResultSrc, ImmSrc : out STD_LOGIC_VECTOR (1 downto 0);
             FlagW : out STD_LOGIC_VECTOR (2 downto 0); -- expanded FlagW to 3 bits
             RegSrc : out STD_LOGIC_VECTOR (1 downto 0);
             ALUSrcB, ALUControl : out STD_LOGIC_VECTOR (2 downto 0);
             clk, reset, en_ARM : in STD_LOGIC
end Decoder;
architecture Behavioral of Decoder is
   alias cmd : std_logic_vector(3 downto 0)
                                                       -- SUB: cmd="0010" EOR="0001"
   alias I : std_logic is Funct(5); -- I-bit = '0' --> Src2 is a register
   alias S : std_logic is Funct(0); -- S-bit = '1' --> set condition flags
   alias L : std_logic is Funct(0); -- L-bit = '0' --> mem op is STR
                                                           = '1' --> mem op is LDR
   signal ALUDecOp : std_logic_vector(5 downto 0);
   signal FlagW_Dec : std_logic_vector(6 downto 0);
   signal MOV_Dec : std_logic;
```

```
signal RegWsig : std_logic;
    signal Branch : std_logic;
    signal ALUOp : std_logic;
    type state_type is (S0_Fetch, S1_Decode, S2_MemAdr, S3_MemRead, S4_MemWB,
                                S5_MemWrite, S6_ExecuteR, S7_ExecuteI, S8_ALUWB, S9_Branch);
    signal state : state_type := S0_Fetch;
    signal next_state : state_type;
begin
    RegW <= RegWsig;</pre>
    PCS <= '1' when (Rd = x"F" and RegWsig = '1') or Branch = '1' else '0';
    -- MAIN DECODER FSM
        if rising_edge(clk) then
            if reset = '1' then
                 state <= S0_Fetch;</pre>
                 state <= next_state;</pre>
            end if;
    end process;
    process (state, Op, I, L, en_ARM)
        NextPC <= '0';</pre>
        RegWsig <= '0';</pre>
        MemW <= '0';
        IRWrite <= '0';</pre>
        AdrSrc <= '0';
        ALUSrcA <= '0';
      ResultSrc <= "00";</pre>
        ALUSrcB <= "000";
        ALUOp <= '0';
```

```
Branch <= '0';
decode_state <= '0';</pre>
next_state <= state;</pre>
case state is
    when S0_Fetch =>
        NextPC <= '1';</pre>
         IRWrite <= '1';</pre>
         ALUSrcA <= '1';
         ResultSrc <= "10";</pre>
         ALUSrcB <= "010";
         next_state <= S1_Decode;</pre>
    when S1_Decode =>
         ALUSrcA <= '1';
         ResultSrc <= "10";</pre>
        ALUSrcB <= "010";
         decode_state <= '1';</pre>
         if en_ARM = '1' then
             if Op = "01" then
                  next_state <= S2_MemAdr;</pre>
             elsif Op = "00" and I = '0' then
                  next_state <= S6_ExecuteR;</pre>
             elsif Op = "00" and I = '1' then
                  next_state <= S7_ExecuteI;</pre>
                  next_state <= S9_Branch;</pre>
             end if;
    when S2_MemAdr =>
         ALUSrcB <= "001";
             next_state <= S3_MemRead;</pre>
             next_state <= S5_MemWrite;</pre>
    when S3_MemRead =>
         AdrSrc <= '1';
        next_state <= S4_MemWB;</pre>
    when S4_MemWB =>
         RegWsig <= '1';</pre>
         ResultSrc <= "01";</pre>
        next_state <= S0_Fetch;</pre>
    when S5_MemWrite =>
```

```
MemW <= '1';
            AdrSrc <= '1';
            next_state <= S0_Fetch;</pre>
        when S6_ExecuteR =>
            ALUSrcB <= "100";
            ALUOp <= '1';
            next_state <= S8_ALUWB;</pre>
        when S7_ExecuteI =>
            ALUSrcB <= "001";
            ALUSrcB <= "101"; -- Added Rotated Immdiate
            ALUOp <= '1';
            next_state <= S8_ALUWB;</pre>
        when S8_ALUWB =>
            RegWsig <= '1';</pre>
            next_state <= S0_Fetch;</pre>
        when S9_Branch =>
            ResultSrc <= "10";</pre>
            ALUSrcB <= "001";
            Branch <= '1';
            next_state <= S0_Fetch;</pre>
    end case;
end process;
-- ALU DECODER
-- ALUControl sets the operation to be performed by ALU
ALUDecOp <= ALUOp & cmd & S;
with ALUDecOp select
ALUControl <= "000" when "101000" | "101001", -- ADD
                    "001" when "100100" | "100101" -- SUB
                                               | "110101", -- CMP (added instruction)
                    "010" when "100000" | "100001", -- AND
                    "011" when "111000" | "111001", -- ORR
                    "110" when "100010" | "100011", -- EOR (added instruction)
                    "100" when "111010" | "111011", -- MOV (added instruction)
                    "101" when "111110" | "111111", -- MVN (added instruction)
                    "111" when "111100" | "111101", -- BIC (added F2018)
                    "000" when others; -- Not DP
-- FlagW: Flag Write Signal
-- Asserted when ALUFlags should be saved
-- FlagW(0) = '1' --> save V flag (ALUFlags(0))
MOV_Dec <= '1' when Instr(11 downto 4) = "000000000" OR Funct(5) = '0' else '0';
```

```
FlagW_Dec <= ALUOp & cmd & S & MOV_Dec;</pre>
   with FlagW_Dec select
    FlagW <= "111" when "1010010" | "1010011", -- ADD
                 "111" when "1001010" | "1001011", -- SUB
                 "110" when "1000010" | "1000011", -- AND
                 "110" when "1110010" | "1110011", -- ORR
                 "111" when "1101010" | "1101011", -- CMP (added instruction)
                 "110" when "1000110" | "1000111", -- EOR (added instruction)
                 "110" when
                 "110" when "1111110" | "1111111", -- MVN (added instruction)
                 "110" when "1111010" | "1111011", -- BIC (added F2018)
                 "000" when others; -- Not DP or DP with S=0
   -- NoWrite added for CMP instruction to inhibit writing back the
   -- Delay by one clk to line it up with WReg signal
        if rising_edge(clk) then
            if ALUDecOp = "110101" then NoWrite <= '1'; else NoWrite <= '0'; end if;
   RegSrc(0) \leftarrow '1' \text{ when Op} = "10" \text{ else '0'};
   RegSrc(1) <= '1' when Op = "01" else '0';</pre>
    ImmSrc <= Op;</pre>
end Behavioral;
```

#### Memory.vhd

```
-- Company: Binghamton University
-- Engineer(s): Carl Betcher
--
-- Create Date: 11/18/2017
-- Design Name: ARM Processor Memory
-- Module Name: Memory - Behavioral
-- Project Name: ARM Multi-Cycle Processor
-- Target Devices:
-- Tool versions:
-- Description: Dual-Port Memory with Synchronous Reads
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
library std;
use std.textio.all;
entity Memory_DP is
  Generic ( data_width : positive := 32;
            addr_width : positive := 9);
  Port ( clk : in STD_LOGIC;
         WE2 : in STD_LOGIC;
         EN1 : in STD_LOGIC;
         EN2 : in STD_LOGIC;
         A1 : in STD_LOGIC_VECTOR (addr_width-1 downto 0);
         A2 : in STD_LOGIC_VECTOR (addr_width-1 downto 0);
         WD : in STD_LOGIC_VECTOR (data_width-1 downto 0);
         RD1 : out STD_LOGIC_VECTOR (data_width-1 downto 0);
         RD2 : out STD_LOGIC_VECTOR (data_width-1 downto 0));
end Memory_DP;
architecture Behavioral of Memory_DP is
  -- Declare type for the memory
   type MEM_type is array(0 to 2**addr_width-1)
           of bit_vector(data_width-1 downto 0);
   -- a data array of the initial memory contents with the program
   impure function init_MEM (file_name : in string)
           return MEM_type is
      FILE MEM_file : text is in file_name;
      variable MEM_word : line;
     variable MEM : MEM_type;
```

```
variable I
                   : natural;
     -- Loop for reading each line in the file
     -- Then, fill in remaining memory with zeros
     I := 0;
     while not endfile(MEM_file) loop
         readline (MEM_file, MEM_word);
         read (MEM_word, MEM(I));
         I := I + 1;
The following for loop fills in the remaining memory with zeros. But, it generates the following warning
-WARNING:HDLCompiler:746 - "C:\Users\Carl\Documents\EECE 351 - DSD I\LABS - PAPILIO DUO\PROJECT-ARMsc\
-Project Testing\ARM MultiCycle\source_code\Memory.vhd" Line 69: Range is empty (null range)
     return MEM;
- OLD CODE - required filling in program.txt with zeros beyond the program to fill the entire memory.
- -- a data array of the initial memory contents with the program
       variable MEM : MEM_type;
     for I in MEM_type'range loop
           readline (MEM_file, MEM_word);
          read (MEM word, MEM(I));
```

```
signal MEM : MEM_type := init_MEM("program.txt");
begin
      if rising_edge(clk) then
         if EN1 = '1' then
            RD1 <= to_stdlogicvector(MEM(to_integer(unsigned(A1)))); -- Synchronous Read</pre>
      end if;
   process (clk)
      if rising_edge(clk) then
         if WE2 = '1' then
            MEM(to_integer(unsigned(A2))) <= to_bitvector(WD); -- Synchronous Write</pre>
         elsif EN2 = '1' then
            RD2 <= to_stdlogicvector(MEM(to_integer(unsigned(A2)))); -- Synchronous Read</pre>
      end if;
end Behavioral;
```

## Register File.vhd

```
-- Company: Binghamton University
-- Engineer: Joseph Luciano
--
-- Create Date: 11:23:48 09/23/2019
-- Design Name:
-- Module Name: RegFile_ARM - Behavioral
-- Project Name:
```

```
Description:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
 -- Uncomment the following library declaration if using
use IEEE.NUMERIC_STD.ALL;
   generic (addr_size : natural := 4;
               data_size : natural := 32);
   Port ( clk : in STD_LOGIC;
          A1 : in STD_LOGIC_VECTOR (addr_size-1 downto 0);
          A2 : in STD_LOGIC_VECTOR (addr_size-1 downto 0);
          A3 : in STD_LOGIC_VECTOR (addr_size-1 downto 0);
          WD3 : in STD_LOGIC_VECTOR (data_size-1 downto 0);
          R15 : in STD_LOGIC_VECTOR (data_size-1 downto 0);
          WE3 : in STD_LOGIC;
          RD1 : out STD_LOGIC_VECTOR (data_size-1 downto 0);
          RD2 : out STD_LOGIC_VECTOR (data_size-1 downto 0));
end Register_File;
   type RegFile_type is array (0 to 2**(addr_size)) of std_logic_vector(data_size-1 downto 0);
    signal RegFile : RegFile_type := (others => '0'));
begin
   process(clk)
```

#### Shifter.vhd

```
- Target Devices:
 - Description:
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
 -library UNISIM;
```

```
Port ( shifter_in : in STD_LOGIC_VECTOR (31 downto 0);
           sh_type : in STD_LOGIC_VECTOR (1 downto 0);
           shamt5 : in STD_LOGIC_VECTOR (4 downto 0);
           shifter_out : out STD_LOGIC_VECTOR (31 downto 0);
              shifter_co : out STD_LOGIC);
end Shifter;
architecture Behavioral of Shifter is
    signal shift1 : std_logic_vector(31 downto 0);
    signal shift2 : std_logic_vector(31 downto 0);
   signal shift4 : std_logic_vector(31 downto 0);
    signal shift8 : std_logic_vector(31 downto 0);
   signal shift16 : std_logic_vector(31 downto 0);
    signal LSLcarry : std_logic;
begin
   process (shamt5(4), sh_type, shifter_in)
        if shamt5(4) = '1' then
            case sh_type is
                when "00" => shift16(31 downto 16) <= shifter_in(15 downto 0);</pre>
                                    shift16(15 downto 0) <= (others => '0');
                when "01" => shift16(31 downto 16) <= (others => '0');
                                    shift16(15 downto 0) <= shifter_in(31 downto 16);</pre>
                when "10" => shift16(31 downto 16) <= (others => shifter_in(31));
                                    shift16(15 downto 0) <= shifter_in(31 downto 16);</pre>
                when others => shift16(31 downto 16) <= shifter_in(15 downto 0);</pre>
                                    shift16(15 downto 0) <= shifter_in(31 downto 16);</pre>
            shift16 <= shifter_in;</pre>
    end process;
   process (shamt5(3), sh_type, shift16)
        if shamt5(3) = '1' then
           case sh_type is
```

```
when "00" => shift8(31 downto 8) <= shift16(23 downto 0);
                                shift8( 7 downto 0) <= (others => '0');
            when "01" => shift8(31 downto 24) <= (others => '0');
                                shift8(23 downto 0) <= shift16(31 downto 8);</pre>
            when "10" => shift8(31 downto 24) <= (others => shift16(31));
                                shift8(23 downto 0) <= shift16(31 downto 8);</pre>
            when others => shift8(31 downto 24) <= shift16( 7 downto 0);
                                shift8(23 downto 0) <= shift16(31 downto 8);</pre>
        end case;
        shift8 <= shift16;</pre>
process (shamt5(2), sh_type, shift8)
    if shamt5(2) = '1' then
        case sh_type is
            when "00" => shift4(31 downto 4) <= shift8(27 downto 0);
                                shift4( 3 downto 0) <= (others => '0');
            when "01" => shift4(31 downto 28) <= (others => '0');
                                shift4(27 downto 0) <= shift8(31 downto 4);</pre>
            when "10" => shift4(31 downto 28) <= (others => shift8(31)); -- ASR
                                shift4(27 downto 0) <= shift8(31 downto 4);</pre>
            when others => shift4(31 downto 28) <= shift8( 3 downto 0);
                                shift4(27 downto 0) <= shift8(31 downto 4);</pre>
        shift4 <= shift8;</pre>
    end if;
-- Shift by 0 or 2
process (shamt5(1), sh_type, shift4)
    if shamt5(1) = '1' then
        case sh_type is
            when "00" => shift2(31 downto 2) <= shift4(29 downto 0);
                                shift2( 1 downto 0) <= (others => '0');
            when "01" => shift2(31 downto 30) <= (others => '0');
                                shift2(29 downto 0) <= shift4(31 downto 2);</pre>
            when "10" => shift2(31 downto 30) <= (others => shift4(31)); -- ASR
                                shift2(29 downto 0) <= shift4(31 downto 2);</pre>
            when others => shift2(31 downto 30) <= shift4( 1 downto 0);
```

```
shift2(29 downto 0) <= shift4(31 downto 2);</pre>
        end case;
        shift2 <= shift4;</pre>
end process;
process (shamt5(0), sh_type, shift2)
    if shamt5(0) = '1' then
        case sh_type is
            when "00" => shift1(31 downto 1) <= shift2(30 downto 0); -- LSL
                                shift1(0)
                                                        <= '0';
            when "01" => shift1(31)
                                                   <= '0';
                                 shift1(30 downto 0) <= shift2(31 downto 1);</pre>
            when "10" => shift1(31)
                                                    <= shift2(31);
                                 shift1(30 downto 0) <= shift2(31 downto 1);</pre>
            when others => shift1(31)
                                                    <= shift2(0);
                                shift1(30 downto 0) <= shift2(31 downto 1);</pre>
        end case;
        shift1 <= shift2;</pre>
    end if:
process (shamt5, shift1, shifter_in)
    if shamt5 = "00000" then
       shifter_out <= shifter_in;</pre>
        shifter_out <= shift1;</pre>
end process;
with shamt5 select
                                when "000000",
LSLcarry <= '0'
                shifter_in(31) when "00001",
                shifter_in(30) when "00010",
                shifter_in(29) when "00011",
                shifter_in(28) when "00100",
                shifter_in(27) when "00101",
                shifter_in(26) when "00110",
                shifter_in(25) when "00111",
```

```
shifter_in(24) when "01000",
                    shifter_in(23) when "01001",
                    shifter_in(22) when "01010",
                    shifter_in(21) when "01011",
                    shifter_in(20) when "01100",
                    shifter_in(19) when "01101",
                    shifter_in(18) when "01110",
                    shifter_in(17) when "01111",
                    shifter_in(16) when "10000",
                    shifter_in(15) when "10001",
                    shifter_in(14) when "10010",
                    shifter_in(13) when "10011",
                    shifter_in(12) when "10100",
                    shifter_in(11) when "10101",
                    shifter_in(10) when "10110",
                    shifter_in(9) when "10111",
                    shifter_in(8) when "11000",
                    shifter_in(7) when "11001",
                    shifter_in(6) when "11010",
                    shifter_in(5) when "11011",
                    shifter_in(4) when "11100",
                    shifter_in(3) when "11101",
                    shifter_in(2) when "11110",
                    shifter_in(1) when others; --"11111";
    shifter_co <= LSLcarry when sh_type = "00" else '0';</pre>
end Behavioral;
```

# TopLevel\_Multi\_Cycle.vhd

```
-- Company: Binghamton University
-- Engineer(s): Carl Betcher
--
-- Create Date: 11/18/2017
-- Design Name: ARM Processor Top Level
-- Module Name: TopLevel - Behavioral
-- Project Name: ARM Multi-Cycle Processor
-- Target Devices:
-- Tool versions:
-- Description:
```

```
memory
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity TopLevel is
   Generic ( DELAY : integer := 640000 -- DELAY = 20 mS / clk_period
   Port ( Clk : in STD_LOGIC;
             DIR_RIGHT : in STD_LOGIC;
           DIR_LEFT : in STD_LOGIC;
           DIR_DOWN : in STD_LOGIC;
           DIR_UP : in STD_LOGIC;
             SWITCH : in STD_LOGIC_VECTOR (7 downto 0);
           LED : out STD_LOGIC_VECTOR (7 downto 0);
             Seg7_SEG : out STD_LOGIC_VECTOR (6 downto 0);
             Seg7_DP : out STD_LOGIC;
             Seg7_AN : out STD_LOGIC_VECTOR (4 downto 0)
architecture Behavioral of TopLevel is
   COMPONENT ARM_Control
   GENERIC ( DELAY : integer := 640000 -- DELAY = 20 mS / clk_period
       clk : IN std_logic;
       stop_reset : IN std_logic;
       run : IN std_logic;
       step : IN std_logic;
       stop_at_BP : IN std_logic;
     PC_eq_SWITCH : in STD_LOGIC;
     reset_out : out STD_LOGIC;
       en_ARM : OUT std_logic
```

```
END COMPONENT;
COMPONENT HEXon7segDisp
    hex_data_in0 : in STD_LOGIC_VECTOR (3 downto 0);
  hex_data_in1 : in STD_LOGIC_VECTOR (3 downto 0);
  hex_data_in2 : in STD_LOGIC_VECTOR (3 downto 0);
  hex_data_in3 : in STD_LOGIC_VECTOR (3 downto 0);
    dp_in : IN std_logic_vector(2 downto 0);
    clk : IN std_logic;
    seg_out : OUT std_logic_vector(6 downto 0);
  an_out : out STD_LOGIC_VECTOR (3 downto 0);
    dp_out : OUT std_logic
END COMPONENT;
COMPONENT ARM
GENERIC ( addr_size : positive := 9 );
    clk : IN std_logic;
    reset : IN std_logic;
    en_ARM : IN std_logic;
    SWITCH : IN std_logic_vector(7 downto 0);
    PCOut : OUT std_logic_vector(7 downto 0);
    InstrOut : OUT std_logic_vector(27 downto 20);
    ReadDataOut : OUT std_logic_vector(7 downto 0)
END COMPONENT;
-- Constant defining memory address range
constant addr_width : positive := 9;
-- Signal for Hex Display Controller input
signal HexDisp : std_logic_vector(15 downto 0) := x"0000";
-- Signals for displaying Funct on LEDs, and PC and Memory RD on 7-seg display
signal PC : std_logic_vector(7 downto 0);
signal IR_Funct : std_logic_vector(27 downto 20);
signal MEM_RD : std_logic_vector(7 downto 0);
signal stop_reset, run, stop_at_bp, step : std_logic := '0';
signal en_ARM, reset : std_logic := '0';
signal PC_eq_SWITCH : std_logic := '0';
```

```
begin
```

```
stop_reset <= DIR_LEFT;</pre>
run <= DIR_UP;
step <= DIR_RIGHT;</pre>
stop_at_bp <= DIR_DOWN;</pre>
-- Module to control the ARM processor using button inputs
i_ARM_Control: ARM_Control
GENERIC MAP(DELAY => DELAY)
PORT MAP(
    clk => Clk,
    stop_reset => stop_reset,
    step => step,
    stop_at_BP => stop_at_bp,
    PC_eq_SWITCH => PC_eq_SWITCH,
    reset_out => reset,
    en_ARM => en_ARM
-- When program is stopped (en_ARM = '0'), the program counter (PC) is
-- displayed on the left two characters of the 7-segment display
-- data in addressed memory location appearing on ReadData(7 downto 0),
-- is displayed on the right two characters of the 7-segment display
HexDisp <= PC & MEM_RD when en_ARM = '0' else x"0000";</pre>
HEXon7segDisp1: HEXon7segDisp PORT MAP(
    hex_data_in0 => HexDisp(15 downto 12),
    hex_data_in1 => HexDisp(11 downto 8),
    hex_data_in2 => HexDisp(7 downto 4),
    hex_data_in3 => HexDisp(3 downto 0),
    dp_in => "000", -- no decimal point
    seg_out => Seg7_SEG,
    an_out => Seg7_AN(3 downto 0),
    dp_out => Seg7_DP,
    clk => Clk
Seg7_AN(4) <= '1'; -- Anode 4 is always "off"</pre>
-- Instantiate the ARM processor
```

```
i_ARM: ARM
GENERIC MAP ( addr_width )
PORT MAP(
    clk => clk,
    reset => reset,
    en_ARM => en_ARM,
    SWITCH => SWITCH,
    PCOut => PC,
    InstrOut => IR_Funct,
    ReadDataOut => MEM_RD
);

-- Comparator to determine if PC equals value on Switches
PC_eq_SWITCH <= '1' when PC = SWITCH else '0';

-- Instr (27 downto 20) displayed on LEDs
-- LED(7 downto 0) <= Reverse(IR_Funct); -- use with Papilio One
    LED(7 downto 0) <= IR_Funct;
end Behavioral;</pre>
```

### program.txt

1110000001001111000000000000111111100010100000000010000000000001 111001000000000000100011110000001110001010000000000100001111111111100010100000010001000011111111111100010100000010001000011111111111100010100000010001000011000011 1110001010000000010000000001111111100010100000000101000000100001 11100000100001010101010000000001001110001001010101010000000001000000 00000011100000100010000000000001000000100000000010010000000000000001110000001001111001100000000111111100000010011110100000000001111 111000000100111101010000000011111110001010000001010000000000110011100010100000010110000000100011111000101000010001000000000000100111000000101010000000000000000110 11100000010011110100000000001111 11100010100000010100000000001100111000101000010001000000000000100 111001000001010000110000000000000111000000101001100000000000000100000100101000010101010000000000001111000000101010000000000000000110 10111010111111111111111111111111001000000111000001000100000000001001110010110000001001000000000000000

```
11100010000000100010000011111011\\
11100000010011110011000000001111\\
11100000010011110101000000001111\\
11100010100000110100000011111111\\
11100010100001010101010000000000001
1110000010000100010000000000000100
11100010010101010100000000000010111
111000001001010001000000000000100
011110100000000000000000000000011\\
111000111000001000100000000001000
1110010110000001001000000000000000\\
11100010000000100010000011110111
11100010100001010101010000000000001
111000001001010001000000000000100\\
010110100000000000000000000000011\\
11100011100000100010000000010000\\
11100010000000100010000011101111\\
111000101000010101010000000000001\\
111000001001010001000000000000100
00111010000000000000000000000011\\
11100011100000100010000000100000\\
1110010110000001001000000000000000
11100010000000100010000011011111\\
111000101000010101010000000000001
1110001001010101010000000000100001\\
00001010000000000000000000000101\\
111000001001010001000000000000100\\
11100011100000100010000001000000
11100010000000100010000010111111\\
11100000010011111001000000001111
11100010100010010011000001010101\\
11100010100010010100000010101010
11100010100010010101000011000011
11100010100010010110000000111100
1110001010001001011110000111111111\\
1110000000000111000000000000101
111000100101100000000000001000001\\
00011010000000000000000000001011
111000000001011010000000000000101
000110100000000000000000000001001
111000000000010010000000000000111\\
111000000101100000000000000000100
00011010000000000000000000000110\\
111000011000001110000000000000100
111000000101100000000000000000111
00011010000000000000000000000011\\
11100011100000100010000010000000\\
11100010000000100010000001111111\\
111000000100111100000000000001111\\
11100000010011110010000000001111\\
11100010100000000011000011111111\\
111000010101000000000000000000011
111010100000000000000000000001001\\
111010100000000000000000000000110\\
111000110101000000000000011111111
```

```
111010100000000000000000000000011
111000101000001000100000000000001\\
11100000010011110010000000001111\\
111001000000000100100000000000100
11100000010011110011000000001111
11100010100000110100000001111111\\
11100000010011110101000000001111
11100001101000000101000000000100\\
111000110101010100000000001111111
111010100000000000000000000001101
11100011101000000101000010100101\\
11100011010101010000000010100101
1110101000000000000000000000001001
11100000010011110111000000001111\\
11100010100001111000000001100011\\
111000000100111111001000000001111\\
111000011011000010010000000001000
000010100000000000000000000000100
01001010000000000000000000000011\\
111000111000001000100000000000010\\
11100010000000100010000011111101\\
111001000000000100100000000000100
11100000010011110101000000001111\\
11100010010001010101010000111111111\\
11100010010001010101010000000000001\\
11100001111000000110000000000101
111000110101011000000000011111111\\
111010100000000000000000000001100\\
11100000010011110110000000001111\\
11100010100001111000000001100011\\
11100000010011111001000000001111
111000111111100000110000011111111\\
00001010000000000000000000000111\\
010110100000000000000000000000110\\
11100001010101010100000000000000110\\
111000111000001000100000000000100
11100010000000100010000011111011
111001000000000100100000000000100\\
11100000010011111001000000001111
11100010100010010011000001010101
11100010100010010100000010101010
11100010100010010101000011111111\\
1110001010001001011000000000000000
111000011100010101010000000000011\\
1110000101010101000000000000000100
1110101000000000000000000000001001
111000111101010101010000101010101\\
000110100000000000000000000000111
01001010000000000000000000000110\\
11100001010101010100000000000000110
111010100000000000000000000000011
111000111000001000100000000001000\\
11100010000000100010000011110111\\
111001000000000100100000000000100
11100011101000001011000000001111
11100011101000001100000010101010\\
111000000010101111101000000001100\\
11100011010111010000000010100101
```

```
111010100000000000000000000000111
111000100010110111010000111111111\\
111000110101111010000000001011010\\
111010100000000000000000000000011
111000111000001000100000000010000
11100010000000100010000011101111
111001000000000100100000000000100\\
111000000100111111101000000001111
11100011101000001110000000000101
111000001000110111110001010001110
111000110101111100000000010100000\\
000110100000000000000000000000101
11100001101100001110110000001110\\
010110100000000000000000000000011
11100011100000100010000000100000\\
11100010000000100010000011011111\\
111001000000000100100000000000100
111000000100111111110000000001111
11100011101000001110111000001010
11100011010111110000000010100000\\
00011010000000000000000000000011
11100011100000100010000001000000\\
11100010000000100010000010111111
111001000000000100100000000000100\\
11100011101000000101000000001000\\
11100001101000000110111000000101
11100001101000000111000111100101\\
11100011010101111000000000000000001
00011010000000000000000000001110\\
11100001101000000111000011100111\\
1110000101010111000000000000000111
00011010000000000000000000001011\\
11100001101000001000111001000110
111000111010000010010000111111111\\
111000000000100010000000000001001\\
11100011010110000000000011111000\\
00011010000000000000000000000110\\
111000011010000010101111000100110\\
1110001101011010000000000000001000
00011010000000000000000000000011\\
11100011100000100010000010000000
111000100000001000100000001111111
11100100000000010010000000000100\\
11100000010011110010000000001111\\
111000000100111111110000000001111\\
11100010100011101110000010000000
11100001101100001110110010001110\\
1110001110000010001000000000000001
111000100000001000100000111111110\\
111001000000000100100000000001000
11101010111111111111111111111111111
1110101011111111111111111111111111
11100011101000000000101000000001\\
1110001110100000000100000000000000\\
1110001110100000001000000100000\\
11100011101000001110000000110000\\
11100100000000001110001011011100\\
11100100000100000001001011011100\\
11100000010100010001000000000010\\
11100100000000000001001011100000\\
111000000000000100010000000000010
```